Skip to content
Snippets Groups Projects
Commit f267b81e authored by Masahiro Yamada's avatar Masahiro Yamada
Browse files

ARM: UniPhier: rename SC_CLKCTRL_CLK_* to SC_SCLKCTRL_CEN_*


Follow the register macros in the LSI specification book.

Signed-off-by: default avatarMasahiro Yamada <yamada.m@jp.panasonic.com>
parent 27eac5df
No related branches found
No related tags found
No related merge requests found
...@@ -47,12 +47,12 @@ ...@@ -47,12 +47,12 @@
#define SC_RSTCTRL3 (SC_BASE_ADDR | 0x2008) #define SC_RSTCTRL3 (SC_BASE_ADDR | 0x2008)
#define SC_CLKCTRL (SC_BASE_ADDR | 0x2104) #define SC_CLKCTRL (SC_BASE_ADDR | 0x2104)
#define SC_CLKCTRL_CLK_ETHER (0x1 << 12) #define SC_CLKCTRL_CEN_ETHER (0x1 << 12)
#define SC_CLKCTRL_CLK_MIO (0x1 << 11) #define SC_CLKCTRL_CEN_MIO (0x1 << 11)
#define SC_CLKCTRL_CLK_UMC (0x1 << 4) #define SC_CLKCTRL_CEN_UMC (0x1 << 4)
#define SC_CLKCTRL_CLK_NAND (0x1 << 2) #define SC_CLKCTRL_CEN_NAND (0x1 << 2)
#define SC_CLKCTRL_CLK_SBC (0x1 << 1) #define SC_CLKCTRL_CEN_SBC (0x1 << 1)
#define SC_CLKCTRL_CLK_PERI (0x1 << 0) #define SC_CLKCTRL_CEN_PERI (0x1 << 0)
/* System reset control register */ /* System reset control register */
#define SC_IRQTIMSET (SC_BASE_ADDR | 0x3000) #define SC_IRQTIMSET (SC_BASE_ADDR | 0x3000)
......
...@@ -22,8 +22,8 @@ void clkrst_init(void) ...@@ -22,8 +22,8 @@ void clkrst_init(void)
/* privide clocks */ /* privide clocks */
tmp = readl(SC_CLKCTRL); tmp = readl(SC_CLKCTRL);
tmp |= SC_CLKCTRL_CLK_ETHER | SC_CLKCTRL_CLK_MIO | SC_CLKCTRL_CLK_UMC tmp |= SC_CLKCTRL_CEN_ETHER | SC_CLKCTRL_CEN_MIO | SC_CLKCTRL_CEN_UMC
| SC_CLKCTRL_CLK_NAND | SC_CLKCTRL_CLK_SBC | SC_CLKCTRL_CLK_PERI; | SC_CLKCTRL_CEN_NAND | SC_CLKCTRL_CEN_SBC | SC_CLKCTRL_CEN_PERI;
writel(tmp, SC_CLKCTRL); writel(tmp, SC_CLKCTRL);
readl(SC_CLKCTRL); /* dummy read */ readl(SC_CLKCTRL); /* dummy read */
} }
...@@ -22,8 +22,8 @@ void clkrst_init(void) ...@@ -22,8 +22,8 @@ void clkrst_init(void)
/* privide clocks */ /* privide clocks */
tmp = readl(SC_CLKCTRL); tmp = readl(SC_CLKCTRL);
tmp |= SC_CLKCTRL_CLK_ETHER | SC_CLKCTRL_CLK_MIO | SC_CLKCTRL_CLK_UMC tmp |= SC_CLKCTRL_CEN_ETHER | SC_CLKCTRL_CEN_MIO | SC_CLKCTRL_CEN_UMC
| SC_CLKCTRL_CLK_NAND | SC_CLKCTRL_CLK_SBC | SC_CLKCTRL_CLK_PERI; | SC_CLKCTRL_CEN_NAND | SC_CLKCTRL_CEN_SBC | SC_CLKCTRL_CEN_PERI;
writel(tmp, SC_CLKCTRL); writel(tmp, SC_CLKCTRL);
readl(SC_CLKCTRL); /* dummy read */ readl(SC_CLKCTRL); /* dummy read */
} }
...@@ -17,7 +17,7 @@ ...@@ -17,7 +17,7 @@
ENTRY(setup_lowlevel_debug) ENTRY(setup_lowlevel_debug)
ldr r0, =SC_CLKCTRL ldr r0, =SC_CLKCTRL
ldr r1, [r0] ldr r1, [r0]
orr r1, r1, #SC_CLKCTRL_CLK_PERI orr r1, r1, #SC_CLKCTRL_CEN_PERI
str r1, [r0] str r1, [r0]
init_debug_uart r0, r1, r2 init_debug_uart r0, r1, r2
......
...@@ -22,8 +22,8 @@ void clkrst_init(void) ...@@ -22,8 +22,8 @@ void clkrst_init(void)
/* privide clocks */ /* privide clocks */
tmp = readl(SC_CLKCTRL); tmp = readl(SC_CLKCTRL);
tmp |= SC_CLKCTRL_CLK_ETHER | SC_CLKCTRL_CLK_MIO | SC_CLKCTRL_CLK_UMC tmp |= SC_CLKCTRL_CEN_ETHER | SC_CLKCTRL_CEN_MIO | SC_CLKCTRL_CEN_UMC
| SC_CLKCTRL_CLK_NAND | SC_CLKCTRL_CLK_SBC | SC_CLKCTRL_CLK_PERI; | SC_CLKCTRL_CEN_NAND | SC_CLKCTRL_CEN_SBC | SC_CLKCTRL_CEN_PERI;
writel(tmp, SC_CLKCTRL); writel(tmp, SC_CLKCTRL);
readl(SC_CLKCTRL); /* dummy read */ readl(SC_CLKCTRL); /* dummy read */
} }
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment